## Problem 1:

Your task is to design a 256-bit adder and you have three options: ripple carry adder, carry select adder, and carry look-ahead adder.

- 1. Assuming you picked ripple carry adder, what will be the estimated delay through this adder using the delay per gate as a unit: t<sub>g</sub>.
- 2. Note that the ripple carry adder is the cheapest and most power efficient adder but it is very slow, name an application that can utilize this adder because it is restricted in power and area but not in speed.
- 3. Assuming you picked a carry select adder, determine the best partitioning of the bits to achieve the fastest response possible and find the estimated delay through this adder using the delay per gate as a unit: t<sub>g</sub>.
- 4. How many extra Full adders and 2-to-1 multiplexers are required to be used in the carry select adder assuming your best partitioning of the bits in 3 as compared to the ripple carry adder.
- 5. Note that the carry select adder is more expensive and less power efficient than the ripple carry adder but it is for sure faster, name an application that can utilize this adder because it is moderately restricted on power, area, and speed.
- 6. How fast can a carry look-ahead adder compute this addition, give your answer in t<sub>g</sub>.
- 7. Note that the carry look-ahead adder is the fastest, most expensive, and least power efficient adder among the three, name an application that can utilize this adder because it is only restricted on speed and can afford to use more area and power.

## **Problem 2:**

- 1. Draw the hardware of a signed 6by6 array multiplier. Hint: you will be using inverters, AND gates, HA, FA, and cheap FA (FA\*). Note that the last Full Adder of all the ripple-carry-adders used in this multiplier is cheap because it only needs to generate one output.
- 2. Draw the hardware inside FA\*.
- 3. What is the total number of inverters, AND gates, HAs, FAs, and FA\*s used?
- 4. What is the estimated delay in t<sub>g</sub> through this array multiplier, please show your critical path using a different color on your hardware diagram in 1.

## **Problem 3:**

- 1. Show the high-level structure of a 5-bit magnitude comparator using alternative design 3, that is, starting from the most significant bit and ending in the least significant bit and propagating an equal and AGB bits between the different slices.
- 2. Fill the table for the following inputs: (Hint you need to convert A and B to binary first).

| A  | В  | Eq4 | Eq3 | Eq2 | Eq1 | Eq0 | AGB4 | AGB3 | AGB2 | AGB1 | AGB0 |
|----|----|-----|-----|-----|-----|-----|------|------|------|------|------|
| 26 | 25 |     |     |     |     |     |      |      |      |      |      |
| 24 | 25 |     |     |     |     |     |      |      |      |      |      |
| 25 | 25 |     |     |     |     |     |      |      |      |      |      |

- 3. In your own words, explain how does this magnitude comparator works, specifically what is happening for each bit slice and how are the Eq and AGB signals propagated.
- 4. Also, explain how would you interpret your final outputs Eq0 and AGB0.